# A 2.4 GHz SiGe HBT High Voltage/High Power Amplifier

Thomas J. Farmer, Ali Darwish, and Mona E. Zaghloul, Fellow, IEEE

Abstract—Two- and three- stage high voltage/high power (HiVP) amplifiers have been designed, implemented, and measured using a 0.12  $\mu m$  SiGe HBT process. The HiVP is a circuit configuration that allows for very large output voltage swings, leading to high output power when used in a power amplifier. This letter describes the first implementation of a HiVP circuit using Silicon Germanium (SiGe) Heterojunction Bipolar Transistors (HBTs). The intent of this letter is 1) to illustrate practical design steps for implementing a HiVP circuit in silicon-based technologies and 2) to report measurements of this HiVP implementation in 0.12  $\mu m$  SiGe. At 2.4 GHz, Psat=16.67~dBm and Psat=18.55~dBm are achieved for the two- and three-stage SiGe-HBT HiVP amplifiers, respectively.

*Index Terms*—Germanium compounds, heterojunction bipolar transistor (HBT), power amplifiers (PAs), silicon germanium (SiGe), silicon, silicon alloys.

#### I. INTRODUCTION

ILICON GERMANIUM (SiGe) BiCMOS and RF-CMOS technologies offer the advantage of greater *integration* compared to III-V technologies. Integrating all of the components of a transceiver onto a single-chip has been accomplished in silicon [1], [2], but always through a series of compromises. The power amplifier is the component that often experiences the greatest compromise in terms of output power, efficiency, and gain in the aspiration of integration.

In an effort to obtain higher  $f_T/f_{MAX}$  in SiGe and Si processes, process scaling, among other techniques, is typically employed. Scaling in the form of shortening channel length for FETs or base width for bipolar devices, to decrease carrier transit time, reduces breakdown voltages from one process generation to the next [3]. Reduced breakdown voltages effectively decrease the output voltage swing and output impedance of devices. For power amplifiers made from such devices, this results in reduced RF output power and more complex matching circuitry to operate in a 50  $\Omega$  system.

A commonly used technique to increase RF output power is to place transistors in parallel, increasing the output current swing

Manuscript received September 23, 2009; revised January 22, 2010. First published April 05, 2010; current version published May 07, 2010. This work was supported by The George Washington University and The U.S. Army Research Lab.

T. J. Farmer and M. E. Zaghloul are with the Department of Electrical and Computer Engineering, The George Washington University, Washington, dc 20052 USA (e-mail: tfarmer@gwu.edu; zaghloul@gwu.edu).

A. Darwish is with the U.S. Army Research Lab, The Electronics Engineering Department, The American University in Cairo, New Cairo, Egypt (e-mail: adarwish@aucegypt.edu).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LMWC.2010.2045595



Fig. 1. Four Stage HiVP where HBT devices are in series both in dc and RF.

of an amplifier, but reducing the output impedance. This makes matching more difficult for the designer. A less commonly used technique is device stacking; of which cascoding is an example. An original device stacking technique known as the HiVP (High Voltage/High Power) configuration offers a unique approach that not only allows the designer to customize the dc bias of their amplifier, like a cascode, but increases the output voltage swing, improves efficiency, and raises the output impedance, greatly simplifying matching. Originally implemented in GaAs FETs [4], it has recently been implemented using Silicon FETs [5] and InGaP HBTs [6]. In this work we used the original HiVP architecture, provided a novel biasing technique, and extended it for use with SiGe Heterojunction Bipolar Transistors.

#### II. SiGe HBT-HiVP CONCEPT

Fig. 1 shows a HiVP implementation using a stack of four SiGe HBTs. HBTs 1-4 are identical in emitter area size.  $V_{\rm CC}$  is set to four times a single transistor's  $V_{\rm CE}$  bias value. The HBT labeled BIAS1, along with resistors R1A and R1B, serves as a ratioed current mirror for HBT1; this is true for BIAS 2-4 for HBTs 2-4 as well. R5 serves a dual purpose: negative feedback and variable dc bias control. As the RF output signal swings up and down, R5 changes the reference current to each current mirror. This adjusts the base current to each HBT 1-4, preventing device breakdown—a key and necessary feature of the SiGe HBT-HiVP configuration.

From an RF perspective, HBTs 1-4 behave as an RF power combiner. RF enters through the base of HBT1, travels up the stack of HBTs, and exits through HBT4's collector. What differentiates this configuration from a classic cascode configuration is the creation of optimum power match conditions for each transistor. Capacitors C2-C4 enable the designer to tune the



Fig. 2. Two Stack (a) doubles IV-Curve's (b) C-E breakdown (BV<sub>CEO</sub>).

input impedance of each HBT's emitter. By tuning the capacitor on the base of an HBT, the optimal load impedance can be presented to the preceding HBT's collector. The relationship between a capacitor at the base of an HBT and its effect on the HBT's small signal emitter impedance is derived from Ezzeddine and Wu [4], [5] through the following equation:

$$Z_{emitter} \approx \left(\frac{1}{g_m}\right) \left(1 + \frac{C_{be}}{C_{base}}\right).$$
 (1)

Equation (1) shows that by adjusting a capacitor attached to the base of an HBT, the emitter's impedance can be altered. The goal is to adjust  $C_{base}$  so that the emitter's impedance becomes the optimal load impedance for the preceding HBT's collector. Thus, RF power can be transferred from one HBT stage to the next, effectively using the stack of HBTs as an RF power combiner.

## III. TWO STACK HIVP SIMULATION & DESIGN

As a proof of concept, both two- and three-stack HiVP devices were designed, fabricated, and measured. This section discusses the design and simulation technique used for the two-stack implementation, which was then expanded for the three-stack implementation.

To properly size the devices in the HiVP, a mixture of DC, harmonic balance, and S-parameter simulations are used, iteratively. Each HBT in the HiVP stack is a four-finger IBM High-f $_{\rm T}$  18  $\mu \rm m \times 0.12~\mu m$  SiGe HBT in double-stripe CBEBC configuration. Each HBT in the current mirror stack is a single-finger HBT of identical emitter area and configuration.

# A. DC Simulation-IV Curves and Initial Calculations

The first step of the design process is to generate an IV-Curve ( $I_{\rm C}$  versus  $V_{\rm CE}$ ) for a two HBT stack. The unusual configuration shown in Fig. 2(a) is used to generate the IV-Curves in Fig. 2(b). The key to this simulation is to have the bottom terminal of the current source, supplying the second HBT, tied to the first HBT's collector as opposed to ground. This allows the voltage of the top HBT's base to be  $V_{\rm B2} = V_{\rm BE2} + V_{\rm CE1}$  at all times during the dc simulation. The current sources are set to a common variable name ( $I_B$ ), so that each device's base current remains the same for each parametric sweep. Fig. 2(b) shows the two HBT's  $BV_{\rm CEO} = 3.5 \, V$  nearly doubling a single HBT's  $BV_{\rm CEO}$  of only 1.8 V. The IV-curves of a single HBT are shown in Fig. 3(b).

# B. Harmonic Balance—Determining Optimal Impedances

Next we determine the optimal load impedance for the first stage of the HiVP stack (the bottom HBT). The inverse of the



Fig. 3. Bottom Stage of HiVP (a) and its H.B. dynamic load line (b).



Fig. 4. S-parameter test bench for second stage of two-stack HiVP (a), Harmonic balance dynamic load line for two-stack HiVP (b).

slope of the single HBT's load-line provides a first order approximation of the real component of the optimal load impedance for the first stage ( $R_{\rm OPT1}$ ). In this case, the single four-finger HBT has  $R_{\rm OPT1} \approx 30~x\Omega$ . A harmonic balance simulation is used to determine the optimal load's reactive component and more precisely determine  $R_{\rm OPT1}$ .

The bottom HBT is configured as shown in Fig. 3(a). An RF signal at 2.4 GHz (center frequency of interest) is applied to the base; the input power of the 2.4 GHz signal is swept into compression ( $-20~\mathrm{dBm}$  to  $5~\mathrm{dBm}$ ), allowing the device to range from its linear region of operation into saturation. The dc bias for a single transistor is set for class AB operation (in our case,  $V_{\rm CE}=1.05~V,~I_{\rm B}=157~\mu\mathrm{A}$ ). RF choke inductors and dc blocking capacitors are shown in boxes in Fig. 3(a). The load attached to the collector of the device is set as a tunable variable,  $Z_{\rm OPT1}=R_{\rm OPT1}+j*Z_{\rm IMG1}$ ; initially  $R_{\rm OPT1}=30~\Omega$ , while  $Z_{\rm IMG}=0$ .

Fig. 3(b) shows the results of a tuned harmonic balance simulation overlaid with the results of a dc simulation for a single HBT. The designer can adjust the variable  $R_{\rm OPT1}$  and  $Z_{\rm IMG1}$  until the ellipse fills the entire dc IV-curve. An ellipse reaching the boundaries of the IV-curve indicates that the load presented to the device yields the maximum output voltage and output current swing. One must also ensure that the load presented ensures the highest PAE of the device for the class of operation. The load of  $Z_{\rm OPT1}=12.5+j11.5~\Omega$  produces the ellipse shown in Fig. 3(b) for a single SiGe HBT.

## C. S-Parameter Simulation

Using (1), the goal is to make the input impedance of the second stage equal  $Z_{\rm OPT1}$ . An S-parameter simulation is performed on the second stage of the HiVP to determine its emitter impedance, as shown in Fig. 4(a).

Fig. 4(a) shows the top stage of the 2 stack HiVP device. An input terminal is placed at the emitter (as port 1), and a second



Fig. 5. S-parameters—unmatched—2 stack HiVP (sim. versus mes.).

terminal (as port 2) is attached to the device's collector. The optimal impedance of the second stage is estimated at twice the first stage's optimal load ( $Z_{\rm OPT2}\approx 2*Z_{\rm OPT1}=25+j23~\Omega$ ). This serves as a valid first order approximation and will be refined in a harmonic balance simulation. The dc bias found in dc simulation is applied to the transistor (VCE  $=1.05~\rm V,$  IB  $=157~\mu\rm A$ ). RF chokes and dc blocks are added as shown.

In this simulation,  $C_{base}$  is attached to the base of the HBT, as shown in Fig. 4(a) and is initially set to 0 F. A Smith chart plot of S11 reveals that as  $C_{base}$  is increased, the emitter's input impedance  $Z_{\rm EMITTER2}$  (at 2.4 GHz) decreases from 32.7 + j7.2  $\Omega$  to 12.6 + j11.7  $\Omega$ , as (1) predicts. With  $C_{base}$  tuned,  $Z_{\rm EMITTER2} \approx Z_{\rm OPT1}$ , so the second stage is now equal to the optimal impedance for the first stage. The two stages can be interconnected, as they are now optimally matched.

#### D. Harmonic Balance—Stacking of Stages

The final step is to interconnect stage 1 and the tuned stage 2 of the HiVP. As done for a single HBT, a harmonic balance simulation is performed to find the optimal load impedance  $(Z_{\rm OPT2})$  that must be presented to the two-stage stack.

Once the optimal impedance for the two-stage HiVP is determined, the simulations are repeated. Because the HBTs are non-unilateral,  $\rm Z_{OPT2}$  changes emitter impedance of the second stage, so prior simulations for the second stage must be repeated to properly find  $C_{base}$ . Fig. 4(b) shows the dynamic load line for a properly matched two-stack device.

Due to the sensitivity of the SiGe HBT to base-emitter voltage, resistor ratioed current mirrors replace the ideal current sources used in simulation. Ratioed mirrors allow one to use smaller HBTs for BIAS 1-4 in Fig. 1. The size of R5 is determined by calculating the dc supply current needed in the bias stack. Attention in layout is required to keep the feedback path through the bias stack to a fraction of the wavelength of interest, to avoid any potential phase-shifts in the HiVP stack. The simulator was used to verify that R5 provides the correct bias current and that the phase of feedback path phase is small.

#### IV. MEASUREMENTS

Both two- and three-stack HiVPs have been fabricated using the IBM 8HP SiGe HBT 0.12  $\mu m$  process, and have been measured. The total layout area for the two- stack = 0.013 mm<sup>2</sup>; the area for the three-stack = 0.016 mm<sup>2</sup>. For the two-



Fig. 6. S-parameters—unmatched—3 stack HiVP (sim. versus mes.).



Fig. 7. Psat = 16.67 dBm, Psat = 18.55 dBm, 2 & 3 stack HiVP resp. (mes.).

and three-stack devices, supply voltage ( $V_{\rm CC}$ ) is 2.17 V and 3.2 V, respectively. S-parameters for the unmatched two- and three-stack devices are shown in Figs. 5 and 6, respectively. Large signal characteristics, for both unmatched devices, are in Fig. 7.

The measurements show a strong agreement with simulated values, as a variance of only 1.5 dB is observed. The power measurements in Fig. 7 show a more than 50% increase in Psat with the addition of the third stage—a big benefit for a small increase in area. It is important to note that a large transistor of similar total periphery would have a narrower bandwidth, S11 and S22 would not be as flat across the band, and Zout would be much lower. Due to success at low frequencies, SiGe HBT-HiVP two-, three-, and four-stage mm-wave implementations have been designed and sent out for fabrication.

## REFERENCES

- A. Babakhani, X. Guan, A. Komijani, A. Natarajan, and A. Hajimiri, "A 77-GHz phased-array transceiver with on-chip antennas in silicon: Receiver and antennas," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2795–2806, Dec. 2006.
- [2] B. Floyd, U. Pfeiffer, S. Reynolds, A. Valdes-Garcia, C. Haymes, and Y. Katayamat et al., "Silicon millimeter-wave radio circuits at 60–100 GHz," in Proc. IEEE Topical Meeting Silicon Monolith. Integr. Circuits RF Syst., Jan. 2007, pp. 213–218.
- [3] J. Rieh, D. Greenberg, A. Stricker, and G. Freeman, "Scaling of SiGe HBTs," *Proc. IEEE*, vol. 93, no. 9, pp. 1522–1538, Sep. 2005.
- [4] A. K. Ezzeddine and H. C. Huang, "The high voltage/high power FET (HiVP)," in *IEEE RFIC Symp. Dig.*, Jun. 2003, pp. 215–218.
- [5] L. Wu, R. Tao, U. Basaran, J. Luger, I. Dettmann, and M. Berroth, "The integrated 2 W high voltage/high power 0.12- μm RF CMOS power amplifier," in *Proc. 12th GAAS Symp.*, 2004, pp. 451–454.
- [6] M. Lei, Z. Tsai, K. Lin, and H. Wang, "Design and analysis of stacked power amplifier in series-input and series-output configuration," *IEEE Tran. Microw. Theory Tech.*, vol. 55, no. 12, pp. 2802–2812, Dec. 2007.